OpenASIP  2.0
XilinxBlockRamGenerator.hh
Go to the documentation of this file.
1 /*
2  Copyright (c) 2002-2016 Tampere University.
3 
4  This file is part of TTA-Based Codesign Environment (TCE).
5 
6  Permission is hereby granted, free of charge, to any person obtaining a
7  copy of this software and associated documentation files (the "Software"),
8  to deal in the Software without restriction, including without limitation
9  the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  and/or sell copies of the Software, and to permit persons to whom the
11  Software is furnished to do so, subject to the following conditions:
12 
13  The above copyright notice and this permission notice shall be included in
14  all copies or substantial portions of the Software.
15 
16  THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19  THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20  LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21  FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22  DEALINGS IN THE SOFTWARE.
23  */
24 /**
25  * @file XilinxBlockRamGenerator.hh
26  *
27  * Declaration of XilinxBlockRamGenerator class.
28  */
29 
30 #ifndef TTA_XILINX_BLOCKRAM_GENERATOR_HH
31 #define TTA_XILINX_BLOCKRAM_GENERATOR_HH
32 
33 #include <iostream>
34 #include <vector>
35 #include "MemoryGenerator.hh"
36 #include "TCEString.hh"
37 #include "ProGeTypes.hh"
38 
39 class PlatformIntegrator;
40 
42 public:
44  int memMauWidth, int widthInMaus, int addrWidth, int portBDataWidth,
45  int portBAddrWidth, const PlatformIntegrator* integrator,
46  std::ostream& warningStream, std::ostream& errorStream,
47  bool connectToArbiter = false,
48  ProGe::NetlistBlock* almaifBlocks = nullptr,
49  TCEString signalPrefix = "", bool overrideAddrWidth = false,
50  bool singleMemoryBlock = false);
51 
52  virtual ~XilinxBlockRamGenerator();
53 
54  virtual bool generatesComponentHdlFile() const;
55 
56  virtual std::vector<TCEString>
57  generateComponentFile(TCEString outputPath);
58 
59  virtual void addMemory(
60  const ProGe::NetlistBlock& ttaCore,
61  ProGe::NetlistBlock& integratorBlock,
62  int memIndex,
63  int coreId);
64 
65  virtual bool isCompatible(
66  const ProGe::NetlistBlock& ttaCore,
67  int coreId,
68  std::vector<TCEString>& reasons) const;
69 
70 
71 
72 protected:
73 
74  virtual TCEString moduleName() const;
75  void addPorts(std::string prefix, int addrWidth, int dataWidth);
76 
77  virtual TCEString instanceName(int coreId, int) const;
78 
79  TCEString almaifPortName(const TCEString& portBaseName);
80 
81  const bool connectToArbiter_;
84  const bool overrideAddrWidth_;
85  const bool singleMemoryBlock_;
86 
87 private:
88 
89  static const TCEString DP_FILE;
90  static const TCEString SP_FILE;
91 
92 };
93 
94 #endif
XilinxBlockRamGenerator
Definition: XilinxBlockRamGenerator.hh:41
XilinxBlockRamGenerator::moduleName
virtual TCEString moduleName() const
Definition: XilinxBlockRamGenerator.cc:243
ProGe::NetlistBlock
Definition: NetlistBlock.hh:61
MemoryGenerator.hh
XilinxBlockRamGenerator::instanceName
virtual TCEString instanceName(int coreId, int) const
Definition: XilinxBlockRamGenerator.cc:253
XilinxBlockRamGenerator::addMemory
virtual void addMemory(const ProGe::NetlistBlock &ttaCore, ProGe::NetlistBlock &integratorBlock, int memIndex, int coreId)
Definition: XilinxBlockRamGenerator.cc:149
XilinxBlockRamGenerator::connectToArbiter_
const bool connectToArbiter_
Definition: XilinxBlockRamGenerator.hh:81
XilinxBlockRamGenerator::almaifPortName
TCEString almaifPortName(const TCEString &portBaseName)
Definition: XilinxBlockRamGenerator.cc:263
XilinxBlockRamGenerator::generatesComponentHdlFile
virtual bool generatesComponentHdlFile() const
Definition: XilinxBlockRamGenerator.cc:101
XilinxBlockRamGenerator::XilinxBlockRamGenerator
XilinxBlockRamGenerator(int memMauWidth, int widthInMaus, int addrWidth, int portBDataWidth, int portBAddrWidth, const PlatformIntegrator *integrator, std::ostream &warningStream, std::ostream &errorStream, bool connectToArbiter=false, ProGe::NetlistBlock *almaifBlocks=nullptr, TCEString signalPrefix="", bool overrideAddrWidth=false, bool singleMemoryBlock=false)
Definition: XilinxBlockRamGenerator.cc:47
TCEString.hh
XilinxBlockRamGenerator::almaifBlock_
ProGe::NetlistBlock * almaifBlock_
Definition: XilinxBlockRamGenerator.hh:82
XilinxBlockRamGenerator::addPorts
void addPorts(std::string prefix, int addrWidth, int dataWidth)
Definition: XilinxBlockRamGenerator.cc:106
XilinxBlockRamGenerator::SP_FILE
static const TCEString SP_FILE
Definition: XilinxBlockRamGenerator.hh:90
XilinxBlockRamGenerator::isCompatible
virtual bool isCompatible(const ProGe::NetlistBlock &ttaCore, int coreId, std::vector< TCEString > &reasons) const
Definition: XilinxBlockRamGenerator.cc:274
XilinxBlockRamGenerator::generateComponentFile
virtual std::vector< TCEString > generateComponentFile(TCEString outputPath)
Definition: XilinxBlockRamGenerator.cc:227
XilinxBlockRamGenerator::singleMemoryBlock_
const bool singleMemoryBlock_
Definition: XilinxBlockRamGenerator.hh:85
ProGeTypes.hh
MemoryGenerator::warningStream
std::ostream & warningStream()
Definition: MemoryGenerator.cc:231
XilinxBlockRamGenerator::overrideAddrWidth_
const bool overrideAddrWidth_
Definition: XilinxBlockRamGenerator.hh:84
XilinxBlockRamGenerator::DP_FILE
static const TCEString DP_FILE
Definition: XilinxBlockRamGenerator.hh:89
XilinxBlockRamGenerator::~XilinxBlockRamGenerator
virtual ~XilinxBlockRamGenerator()
Definition: XilinxBlockRamGenerator.cc:97
TCEString
Definition: TCEString.hh:53
PlatformIntegrator
Definition: PlatformIntegrator.hh:65
MemoryGenerator::errorStream
std::ostream & errorStream()
Definition: MemoryGenerator.cc:237
XilinxBlockRamGenerator::signalPrefix_
TCEString signalPrefix_
Definition: XilinxBlockRamGenerator.hh:83
MemoryGenerator
Definition: MemoryGenerator.hh:85